# EEC 180 Lab 6 Report

# RISC-V Multicycle Pipelined Processor Shengmin Liu

## Kushagra Tiwari

## Section A02

#### University of California, Davis Department of Electrical & Computer Engineering

Laboratory Report Cover Sheet

Laboratory Exercise Number

Lab 6 - Final Project

Title of the Laboratory Exercise

Multingle Pipeline Processor

Date

2014 3.13

Names of Team Members (if any)

1. Shengmin Liu

2. Kuchagra Tiwasi

Preparation (Pre-lab) Verification

TA Signature:

**Completion Verification** 

TA Signature:

Lab Score:

**Laboratory Grading Weightage** 

Preparation 20%

Design Quality & Correctness 50%

Report 30%

### Introduction

In this project, we designed a multicycle pipelined processor based on the RISC-V instruction set (RV32M). It supports the following instructions:

\* R-type: ADD, SUB, MUL, AND, OR, XOR

❖ I-Type: ADDI, SRLI, SLLI

Memory: SW, LWBranch: BNE

We started by making a multicycle processor that executes 1 instruction at a time through several cycles, then implemented the pipeline function that divides the execution of 1 instruction into 5 stages (fetch, decode, execution, memory access, write back) and executes 5 instructions in five different stage at the same time.

For the pipelined multicycle processors, there will be hazards (Read-After-Write, Load-Use and Branch hazards). They are detected in the instruction fetch stage, where stalls are inserted automatically by the hardware. To test our design, we wrote a simple matrix multiplier algorithm in RISC-V assembly using the Venus RISC-V simulator. We minimized hazards in the software side by rearranging instructions. By importing the machine code into our instruction memory, we were able to verify the functionality of the pipeline. The processor automatically detects the unavoidable hazards and inserts stalls.

## Design:

High-level block diagram for multicycle processor:

The design is based on the data path in the below figure<sup>1</sup> with some modifications to the PC data path.



<sup>&</sup>lt;sup>1</sup> Patterson and Hennessy: Organization and Design RISC-V Edition: The Hardware Software Interface. Page 282.e5

## State Diagram (Multicycle non-pipelined processor):

The state diagram is based on the below state diagram<sup>2</sup> with modification to the PC-related signals. Since we are also including I-Type instructions in our processor, we also add another state S10 to the state diagram which can be accessed from state 2 if the opcode is equal to I-Type and this goes to state 7 for write-back the registers.



High-Level Block Diagram (Pipeline Processor):

The design is based on the data path in the below figure<sup>3</sup> with some modifications to the branch data path. Since the design lacks forwarding and branch prediction, it uses hardware detection of data and branch hazards to insert stalls (NOPs).



<sup>&</sup>lt;sup>2</sup> Patterson and Hennessy: Organization and Design RISC-V Edition: The Hardware Software Interface. Page 282.e18

<sup>&</sup>lt;sup>3</sup> Patterson and Hennessy: Organization and Design RISC-V Edition: The Hardware Software Interface. Page 365.e21

State Diagram (Pipeline Processor Hazard Detector):



- ❖ State S1 is the hazard or branch detection state. If a hazard is detected, the logic will freeze the program counter (PC) and pass a NOP to the IFID register. If the dependency is two cycles ahead, this NOP resolves the hazard, and the PC can be incremented. If a dependency is one cycle ahead or if there is a branch, the machine goes to state S2.
- ❖ State S2 inserts another NOP into the pipeline. This will happen when the dependency is only one cycle ahead in the pipeline. This is also done for branches.
- ❖ State S4 inserts a third NOP into the pipeline. It is needed only for branch instructions, since our state machine is in the IF stage, unlike Patterson and Hennessy's ID stage implementation. This results in an additional NOP needed to wait for the ALU to calculate the branch target.

## Hardware Description Language (HDL) Modules

#### Functional Modules:

- ❖ Control (pipelined): This module in the instruction decode stage takes the opcode as input and generates the 7 control signals needed for later-stage executions (2 for the execution stage, 3 for the memory access stage, 2 for the write-back stage).
- ❖ ALU control (pipelined): This module in the execution stage reads the relevant fields in the instruction and generates the control signal for the ALU. These fields are the opcode, func3, and func7, which decide which arithmetic, shift, or logical operation the ALU needs to perform.
- ❖ ALU: This module takes the ALU mode, opcode, and two input words, and outputs the resultant word and the Zero signal. When the Zero signal is 0, it means the flow of the instruction should continue. When the Zero signal is 1, it means the flow of the instruction is changed by the branch instruction. Notice how this implements the BNE instruction control path.

```
// beq is == , bne is != so the func3 doesnt matter in this case.
// if (opcode == B_Type & ALUOUT == 32'b0) begin
    Zero = 1'b1;
// end
if (opcode == B_Type & ALUOUT != 32'b0) begin
    Zero = 1'b1;
end
```

❖ Immediate generator: This module in the instruction decode stage takes the instruction as input and decodes the 32-bit immediate number that may be used in the later stages. This process involves reading the 12-bit number from the appropriate field and sign-extending it. According to the ISA, the immediate field position is different for different types of instructions, we use the if statements (collapsed here) to make sure we read the correct immediate field.

```
ialways @(*) begin
  immeI = ins[31:20];
  immeB = {ins[31:20];
  immeS = {ins[31:25],ins[11:7]};
  imme32 = 32'h000000000;
if (opcode == I_Type | opcode == Lw) begin
  imme32 = 32'h000000000;
if (opcode == I_Type | opcode == Lw) begin
  imme32 = {20'b0, imme1};
  end
  else if (opcode == Sw) begin
  imme32 = {20'hFFFFF, immeI};
  end
  else begin
  imme32 = {20'hFFFFF, immeI};
  end
  end
  end
  imme32 = {20'hFFFFF, immeI};
  imme32 = {20'hFFFFFFF, immeI};
  imme32 = {20'hFFFFFF, immeI};
  imme32 = {20'hFFFFFF, immeI};
  imme32 = {20'hFFFFFF, immeI};
  imme32 = {20'hFFFFFFFFFF, immeI};
  imme32 = {20'hFFFF
```

- ❖ Control (multicycle): This module implements the state machine of the multicycle processor. The control module takes the opcode whenever a new instruction is executed and generates the required signals for the execution of the instruction based on the current state in each cycle.
- ❖ ALU control (multicycle): This module reads the relevant fields in the instruction generates the control signal for the ALU and chooses the second input for the ALU. The fields for generating the ALU mode include ALU opcode, func3, and func7. The signals needed for generating second ALU inputs are the ALUSrcB, Register 2, and immediate value.
- ❖ PC (multicycle): This module controls the flow of the PC of the multicycle processor. It reads signals from the relevant modules and increments PC by needed values. The relevant signals are the Zero signals from the ALU module, the immediate value from the immediate generator, and the PCwrite signal from the multicycle control module.
- Datapath (multicycle): This module implements the data path between different functional modules, memory files, and registers files.

### Memory and Register files:

Register file: This is a 32-word by 32-bit memory that contains the registers used for execution. Register write operations happen on the negative edges of the clock cycle, and read operations happen on the positive edges. This prevents the structural hazard caused by reads and writes being scheduled in the same clock cycle due to the pipeline.

```
Bmodule REGISTER(
    input [4:0] rs1,
    input [4:0] rs2,
    input [4:0] rs2,
    input [4:0] rs2,
    input [4:0] rs2,
    input Register [3:0] REGISTER_1,
    output reg [3:0] REGISTER_2,
    input MemToReg,
    //input rst
    input [3:0] wRITE_BACK_DATA
    input [3:0] /* synthesis ramstyle = "M9K" */;
    Balways @(posedge clk) begin
    REGISTER_1 = REGISTER[rs2];
    input [3:0] register [3:0] /* synthesis ramstyle = "M9K" */;
    Balways @(posedge clk) begin
    if (Registre, 2 = REGISTER[rs2];
    input [3:0] register [3:0] /* synthesis ramstyle = "M9K" */;
    Balways @(posedge clk) begin
    if (Registre, 2 = REGISTER[rs2];
    end
    end
    end
end
endmodule
```

❖ Data Memory: This is a 256-word by 32-bit memory representing the data memory of a processor. On the negative edge of the clock, it updates the memory at the specified address if the MemWrite signal is asserted, or reads the data from some input address for memory if MemRead is asserted.

```
module DATA_MEM(
    input [7:0] address,
    input MemWrite,
    input MemWrite,
    input MemRead,
    /input Sizes, mem,
    /input clk,
    input clk,
    input clk,
    output reg [31:0] DATA
);
(* ram_init_file = "DATA_mem.mif" *) reg [31:0] d_MEM [255:0] /* synthesis ramstyle = "M9K" */;
    ialways @(negedge clk) begin
    DATA = 32:b0;
    if (MemWrite) begin
    d_MEM[address] <= WRITE_DATA;
    end
    else if (MemRead) begin
    DATA <= d_MEM[address];
    end
    end
endmodule</pre>
```

❖ Instruction Memory: This is a 256-word by 8-bit memory representing the instruction memory of a processor, indexed by the program counter. Since in this ISA, instructions are byte-addressable, the word size is 8-bits. The module concatenates the four bytes from the value of PC to PC + 3 to provide a complete 32-bit instruction to the pipeline.

```
imodule instruction_MEM(
  input [7:0] PC,
  input clk,
  output reg [31:0] instruction
);

(* ram_init_file = "instruction_mem.mif" *) reg [7:0] i_MEM [255:0] /* synthesis ramstyle = "M9K" */;

lalways @(PC) begin |
  instruction = {i_MEM[PC],i_MEM[PC + 8'h01],i_MEM[PC + 8'h02],i_MEM[PC + 8'h03]};
end
endmodule
```

Datapath Modules for pipelined processor:

These are the five-stage modules of the RISC-V instructions.

❖ Instruction Fetch: This module instantiates the instruction memory to read instructions and uses a mux to decide which instruction to fetch.

```
dinstruction_MEM i_MEM (
    .PC(IFID_PC),
    .clk(clk),
    .instruction(ins)
);
dalways @ (*) begin
    if (PCSelect) begin
        IFID_PC = PCBranch;
end
else begin
        IFID_PC = PC;
end
end
```

The instruction fetch module also has the state machine for the program. In state S1, it will check with the previous 2 instructions to see if there are any data hazards with the current instructions. EXMEM hazards require 1 cycle of NOP, IDEX hazards require 2 cycles of NOPs, and Branch instructions require 3 cycles of NOPs. Based on the test conditions, the program will freeze the PC and put NOPs in the IFID register when there is a hazard or branches. Otherwise, the program will increment the PC by 4 and put the instruction to the IFID register.

```
jalways @ (nosedge clk or posedge rst) begin
if (rst) begin
state <= 53;
PC <= 8*b0;
end
else begin
else begin
PC <= nextstate:
if (Pcselect) begin
PC <= nextPC;
end
end
siaways @ (*) begin
PC <= nextPC;
end
end
sib begin
PS <= nextPC;
end
end
sib (EXMEM[6:0] == R_Type | EXMEM[6:0] == LType | EXMEM[1:7])) begin
PS <= nextPMEM[1:7] | ins[24:20] == EXMEM[1:7])
PS <= nextPMEM[1:7] | ins[6:0] == R_Type | Ins[6:0] == SE | Type | SE | Type | Ins[6:0] == SE | Type | SE | Type | Ins[6:0] == SE | Type | SE | Type | Ins[6:0] == SE | Type | SE | Type | SE | Type | Ins[6:0] == SE | Type | SE | Type | SE | Type | Ins[6:0] == SE | Type | SE | Type | SE | Type | Ins[6:0] == SE | Type | SE | Type | SE | Type | Ins[6:0] == SE | Type | SE | Type | SE | Type | Ins[6:0] == SE | Type | SE | Type | SE | Type | Ins[6:0] == SE | Type | SE | Type | SE | Type | Typ
```

### Instruction Decode:

The instruction decode module instantiates the control module and imme\_generator module.

This module will concatenate the 7 control signals with the instructions in the IFID

register to become the IDEX register. It will also pass the IFID\_PC and the immediate value to the execution stage as IDEX PC and IDEX imme32.

```
□always @(posedge clk) begin

IDEX = {ALUSrc,ALUOp,Branch,MemRead,MemWrite,MemToReg,RegWrite,IFID};

IDEX_PC = IFID_PC;

IDEX_imme32 = imme32;
end
```

It also assigns values to 2 variables rs1 and rs2 to read data stored in the register file. The two values read from the register files will be stored in REGISTER\_1 and REGISTER\_2 and passed to the execution module.

```
assign rs1 = IFID[19:15];
assign rs2 = IFID[24:20];
```

#### **Execution:**

The execution module does the calculation for the next PC if there is a branch and executions for the instruction. It instantiates the ALUcontrol module, and two ALU modules (one for PC, one for execution).

The module will calculate the offset for the branched PC calculation since RV32M uses half words for branches. There is also a MUX to give the correct signal for the execution alu module based on the control signal. It will pass the branched PC, register\_2, execution ALU output, and the Zero signal to the data memory stage as the EXMEM registers.

```
always @(*)begin
   OFFSET = 2 * imme32;
end

always @(*)begin
   if (IDEX[39]) begin
    ALU_BIN = imme32;
end
   else begin
    ALU_BIN = REGISTER_2;
end
end
end
always @(posedge clk) begin
   WRITE_DATA = REGISTER_2;
   EXMEM = {ALUresult[7:0], IDEX[36:0]};
   PCBranch_EXMEM = PCBranch_result[7:0];
   ALUresult = ALUOut;
   Zero = zero;
end
endmodule
```

#### **❖** Data Memory:

The data memory module instantiates the data memory file for reading and writing the data.

This module passes the MEMWB register and the ALU result from the execution stage to the write-back stage to write the data to the register and the PC-select signal and Branch result to the instruction fetch stage to decide the next PC.

```
Jalways @ (posedge clk) begin
    MEMWB = EXMEM[33:0];
    PC_select = (EXMEM[36] & Zero);
    Pass_ALUresult = ALUresult;
    PCBranch = PCBranch_EXMEM;
-end
```

#### Write Back:

This module sends the RegWrite signal, the write address, and the data to be written to the register file.

```
assign RegWrite = MEMWB[32];
assign rd = MEMWB[11:7];
aalways @(*) begin
if (MEMWB[33]) begin
wRITE_BACK = MEM_DATA;
end
else begin
wRITE_BACK = ALU_DATA;
end
```

## Top Level for multicycle processor:

The top-level design instantiates the Control module and Datapath module.

## Top Level for pipelined multicycle processor:

The top-level design instantiates the five pipelined data path modules and the register file modules. It takes CLK, RST, and START signals as inputs.

#### Testbench:

We tested the two processors with the following matrix multiplication algorithm. It assumes that the two matrix operands are stored in memory word addresses 0x00-0x08 and 0x9-0x11. The result is stored in memory addresses 0x20-0x28.

```
addi x2, x8, 3 # size
addi x8, x8, 8
addi x9, x9, 36

addi x9, x9, 128 # base address of result matrix

add x5, x0, x0 # reset for row count

loop1:
add x6, x0, x0 # reset for column count

loop2:
add x7, x0, x0 # reset for multiply count
add x28, x0, x0 # reset for the sum variable

loop3:
lw x10, 0(x8)
lw x11, 0(x9)
mul x10, x10, x11
add x28, x28, x10
addi x8, x8, 4 # the size of each number
# Colculate size+rows using mul
addi x9, x9, 12 # the size of each number multiply by the number of element in each row
addi x7, x7, 1
bne x7, x2, loop3 # back to loop 3 for multiplying

sw x28, 0(x20) # storing
addi x8, x8, -12 # reset the first row for next column multiply
addi x9, x9, 36
addi x9, x9, 4 # increment to the next column
addi x8, x8, -12 # reset the first row for next back to loop 2 for done column
bne x6, x2, loop2 # number of column of second matrix #back to loop 2 for done column
addi x8, x8, 12 # size of one rou # continue to the next row
addi x9, x9, -12 # reset the position of the second matrix to its first element
addi x8, x8, 12 # size of one rou # continue to the next row
addi x9, x9, -12 # reset the position of the second matrix to its first element
addi x8, x8, 12 # size of one rou # continue to the next row
addi x9, x9, -12 # reset the position of the second matrix to its first element
addi x8, x8, 12 # size of one rou # continue to the next row
addi x9, x9, -12 # reset the position of the second matrix to its first element
addi x8, x8, 10 # size of one row of first matrix #back to loop 1 for done row
```

To run these instructions in Verilog, we first transform these instructions into RV32M machine code using the "View Assembly" feature in Venus. For the non-pipelined processor, we manually add NOPS in the software. A NOP in our design is just 0x00000000.

```
0x00040413
               addi x8 x8 0
               addi x9 x9 36
0x02448493
0×08040413
               addi x20 x20 128
0x000002B3
               add x5 x0 x0
0x00000333
               add x6 x0 x0
0x000003B3
               add x7 x0 x0
0x00000E33
               add x28 x0 x0
0x00042503
               lw x10 0(x8)
0x0004A583
               lw x11 0(x9)
0x02B50533
               mul x10 x10 x11
0x00AE0E33
               add x28 x28 x10
0x00440413
               addi x8 x8 4
0x00C48493
               addi x9 x9 12
0x00138393
               addi x7 x7 1
               bne x7 x2 -28
0xFE2392E3
0x01CA2023
               sw x28 0(x20)
0x004A0A13
               addi x20 x20 4
0xFF440413
               addi x8 x8 -12
0xFDC48493
               addi x9 x9 -36
0x00448493
               addi x9 x9 4
0x00130313
               addi x6 x6 1
0xFC2310E3
               bne x6 x2 -64
0x00C40413
               addi x8 x8 12
               addi x9 x9 -12
0xFF448493
0x00128293
               addi x5 x5 1
0xFA2296E3
               bne x5 x2 -84
```

Secondly, we store and initialize all these instructions with the following format following RISC-V standards in the testbench. Unfortunately, for the purposes of this testbench, we were unable to get Modelsim to read the MIF file format, so we had to manually add instructions.

```
//0x00300113 addi x2 x0 3
UUT.dp.ins_mem.i_MEM[0] = 8'h00;
UUT.dp.ins_mem.i_MEM[1] = 8'h30;
UUT.dp.ins_mem.i_MEM[2] = 8'h01;
UUT.dp.ins_mem.i_MEM[3] = 8'h13;
```

The matrix operands are stored in data memory as shown:

```
// matrix 1
UUT.dp.d_mem.d_MEM[0] = 32'h00000002;
UUT.dp.d_mem.d_MEM[4] = 32'h00000001;
UUT.dp.d_mem.d_MEM[8] = 32'h00000004;

UUT.dp.d_mem.d_MEM[12] = 32'h00000000;
UUT.dp.d_mem.d_MEM[16] = 32'h00000002;
UUT.dp.d_mem.d_MEM[20] = 32'h00000004;

UUT.dp.d_mem.d_MEM[24] = 32'h00000001;

UUT.dp.d_mem.d_MEM[28] = 32'h00000001;

UUT.dp.d_mem.d_MEM[32] = 32'h00000001;

// matrix 2

UUT.dp.d_mem.d_MEM[36] = 32'h00000001;

UUT.dp.d_mem.d_MEM[40] = 32'h00000000;

UUT.dp.d_mem.d_MEM[44] = 32'h00000000;

UUT.dp.d_mem.d_MEM[45] = 32'h00000000;

UUT.dp.d_mem.d_MEM[56] = 32'h00000001;

UUT.dp.d_mem.d_MEM[56] = 32'h00000001;

UUT.dp.d_mem.d_MEM[56] = 32'h00000001;

UUT.dp.d_mem.d_MEM[60] = 32'h00000001;

UUT.dp.d_mem.d_MEM[60] = 32'h00000001;

UUT.dp.d_mem.d_MEM[64] = 32'h00000002;
```

## Testbench Output for Multicycle Processor:

| VSIM 70> r | un 48600ps |    |    |
|------------|------------|----|----|
| # Input    | matrix 1 : |    |    |
| #          | 2          | 1  | 4  |
| #          | 0          | 2  | 4  |
| #          | 3          | 1  | 1  |
| # Input    | matrix 2 : |    |    |
| #          | 5          | 0  | 0  |
| #          | 1          | 1  | 2  |
| #          | 3          | 4  | 2  |
| # The an   | swer is :  |    |    |
| #          | 23         | 17 | 10 |
| #          | 14         | 18 | 12 |
| #          | 19         | 5  | 4  |

## Testbench Output for Pipeline Processor:

```
VSIM 2> run 8640ps

# Input matrix 1 :

# 2 1 4

# 0 2 4

# 3 1 1

# Input matrix 2 :

# 5 0 0

# 1 1 1 2

# 3 4 2

# The answer is :

# 23 17 10

# 14 18 12

# 19 5 4
```

After testing many cases, we verified that both processors are fully functional. Based on our trials, for a 3 by 3 matrix multiplication, the multicycle processor takes 2430 clock cycles to finish the calculation. The pipelined processor takes only 432 clock cycles to finish the same task, which is a huge speedup. Overall, the pipelined processor is 5.625 times faster than the multicycle processor. The clock period for both processors were kept the same, but if synthesized, we would be able to make the pipelined processor run at an even faster clock speed. Even conservative estimates of the total speedup would be at least 20x.

Additionally, we tested the non-optimized machine code against the code that we optimized for minimal hazards. Without hazard minimization, it took 650 clock cycles. Organizing the code, it took 432 clock cycles with a 33.5 percent increase.

## Hardware Tests:

Unfortunately, we were struggling to synthesize our design, as Quartus would optimize our memory files by deleting them. The solution to this problem was to reimplement our memory with Quartus IPs and allow the In-System Memory Content Editor to access and edit the memories. This indicates to Quartus that the memory is mutable by the user, and so it doesn't optimize it away. When we synthesized the design, only some multipliers got optimized away. This was expected as we were doing a 32x32 multiplication but keeping only the least significant 32 bits.

Before our hardware tests, we needed to re-testbench our design to ensure that the Quartus IPs were functioning identically to the register-based implementation. We used Quartus' integration with Modelsim, which also allowed the program to initialize the memory for us, saving us the time of manually entering data. The IP-based memory had some

mandatory additional latency, so we had to tweak our design to account for it. Eventually, our design passed the testbench. Below is a screenshot of our data memory module. Addresses 0x00-0x08 and 0x09-0x11 are the two matrix operands stored in row-major format. Addresses 0x20-0x28 store the outputs.



Below are the matrices we used for this test, and the resultant matrix:

$$\begin{bmatrix} 1 & 1 & 1 \\ 1 & 2 & 3 \\ 0 & 1 & 0 \end{bmatrix} \times \begin{bmatrix} 0 & 1 & 1 \\ 0 & 1 & 2 \\ 3 & 1 & 2 \end{bmatrix} = \begin{bmatrix} 3 & 3 & 5 \\ 9 & 6 & 11 \\ 0 & 1 & 2 \end{bmatrix}$$

After running the testbench, we programmed the device onto the DE-10 lite board and launched In-System Memory Content Editor. Below is a screenshot. The top block is the instruction memory, which was pre-initialized with the algorithm. The bottom block is the data memory, which was pre-initialized with the matrix operands in addresses 0x00-0x11. After giving the start signal to the processor using a switch, we saw the addresses 0x20 to 0x28 update with the resultant matrix.



## Resource Utilization:

The following is the resource used for the pipelined processor. It uses 1273 logic elements and 432 registers.



## **Timing Analysis:**

We used ADC\_CLK\_10 for our design, as the 50MHz clock was too fast for the setup and hold time requirements of our RTL critical path. Our maximum frequency for the processor was reported as 31.36 MHz. Given more time, we would have liked to use the on-device PLLs to test this maximum frequency.

|   | Fmax      | Restricted Fmax | Clock Name          | Note |
|---|-----------|-----------------|---------------------|------|
| 1 | 31.36 MHz | 31.36 MHz       | ADC_CLK_10          |      |
| 2 | 99.27 MHz | 99.27 MHz       | altera_reserved_tck |      |

## Acknowledgements:

We would like to acknowledge Patterson and Henessy for the high-level architecture of the two processors. We would also like to thank Tyler Sheaves, our teaching assistant, for helping us set up the Quartus memory IPs to allow our design to be synthesized.